AV112

High speed data conversion& signal processing solutions
AV112
Module

Wideband communication

3U VPX
Virtex 7 FPGA
Single QSFP+ interface
Conduction or Air-Cooled

  • Single QSFP (Quad Small Form-Factor Pluggable) interface
  • Supports QSFP copper or optical transceivers up to 10 Gbps/lane
  • On board low jitter reference clock generators
  • User programmable Xilinx® Virtex® 7 VX690T or VX980T FPGA
  • Two banks 667 MHz 256M64 DDR3 SDRAM
  • 3U OpenVPX standard compliant
  • Air cooled and Conduction cooled rugged versions
  • FPGA firmware cores
  • Windows® and Linux® drivers

Functions

  • FPGA Processing
  • Communication

Applications

  • Data Communication

Download

To access all of our documentation and soft, you must be identified:

Login

Sales request

Request for more details about this product ?

The AV112 is part of ApisSys’ range of High Speed data conversion and signal processing solutions based on the ANSI/VITA 65, OpenVPX standard.

The AV112 is fully compliant with the OpenVPX standard, with default support for the MOD3-PAY-2F1F2U-16.2.1-3 and MOD3-PAY-2F1F2U-16.2.1-4 module profiles, PCIe Gen 1 or Gen 2 on Data Planes and Expansion Plane plus 1000BASE-BX on Control planes.

The AV112 combines the very high processing power delivered by Xilinx® Virtex® 7 FPGA with one QSFP (Quad Small Form-Factor Pluggable) interface, making it ideally suited for embedded signal processing applications for data communication and data storage interface with support for datarate at up to 10 Gbps per link.

The AV112 provides one on board, user programmable, low jitter clock generator supporting reference clocks as required for PCIe, SATA, SRIO, Fiber Channel, Aurora, Gbit Ethernet or XAUI protocols.The AV112 includes one Xilinx® Virtex® 7 FPGA VX690T or VX980T for an impressive processing capability of up to more than 2 TMACs (Multiply Accumulate per second), two banks 667 MHz 256M64 DDR3 SDRAM memory for data processing and a 1 Gb synchronous FLASH memory for multiple firmware storage.

The AV112 features a 32-bit microcontroller with USB 2.0 and 10/100 Ethernet interfaces intended to be used for system monitoring and supervision.

The AV112 comes with complete software drivers for Windows and Linux. An FPGA firmware package is provided including all cores necessary to build user FPGA applications.

Quad Small Form-Factor Pluggable Transceiver

The AV112 supports one Quad Small Form-Factor Pluggable (QSFP) transceivers.The AV112 supports optical QSFP transceivers for communication at up to 40 Gbps over distances up to 10 km.The AV112 supports copper QSFP transceivers for communication at up to 40 Gbps over distances up to a few meters.

Clocks

The AV112 provides one on-board, user programmable, low jitter clock generator generating clock references as required for the high speed serial links (Xilinx Virtex® 7 GTH).The clock frequency can be selected among the following:

62.5 MHz, supporting GigE75 MHz and 150 MHz, supporting SATA100 MHz, supporting PCIe gen 1106.25 MHz, supporting Serial FPDP and Fibre Channel125 MHz, supporting PCIe gen 1, GigE, Aurora and SRIO 1.25 and 2.5 Gbps156.25 MHz, supporting XAUI, SRIO and Aurora 3.125 Gbps159.375 MHz, supporting 10-G Fibre Channel200 MHz and 250 MHz, supporting PCIe gen 2212.5 MHz, supporting 4-G Fibre Channel312.5 MHz, supporting Aurora 5 and 6.25 Gbps625 MHz, supporting 10 GigE

FPGA

The AV112 is fitted with a Xilinx Virtex 7 VX690T or VX980T user programmable FPGA. Only few resources are used to control and communicate with external hardware such as DDR3 SDRAM and monitoring subsystem, leaving most of the logic and block RAM and all DSP resources available for customer processing.Dedicated to signal processing, the Xilinx Virtex 7 VX690T FPGA includes 693,120 logics cells, 1,470 bloc RAM (36 Kbit each), 3,600 DSP48E1 slices and 3 PCIe interface blocs.The most powerful version embeds a Xilinx Virtex 7 VX980T which provides 979,200 logics cells, 1,500 bloc RAM and 3,600 DSP48E1 slices for an impressive processing power of more than 2 TMACs.The FPGA VX690T is delivered in -2 speed grade while the VX980T is delivered in -1 speed grade.

Memory

The AV112 includes two 667 MHz 256M64 DDR3 SDRAM memory banks (500 MHz for the VX980T version) and one 1 Gbit synchronous BPI FLASH used to store multiple FPGA configuration files.

VPX Interface

The AV112 features an OpenVPX VITA 65 compliant interface with support for two Fat Pipes for Data Plane, one Fat Pipe for Expansion Plane, two Ultra Thin Pipes for Control Plane and two User Defi ned Ultra Thin Pipes on P1. The AV112 also supports a USB2.0, a 10/100 Ethernet and 28 LVDS differential pairs on P2.The AV112 features two low phase noise clock generators able to synthesize clock references for the FPGA GTXs from 100 MHz to 312.5 MHz, allowing support of all major protocols such as Aurora, GigE, PCIe Gen 1 and Gen 2, SATA, SRIO and XAUI 10Gbit Ethernet up to 12.5 Gbpss.

Microcontroller

The AV112 features a 32-bit 80 MHz microcontroller used primarily for board monitoring and supervision.The microcontroller supports USB 2.0 and 10/100 Ethernet interfaces accessible on the VPX P2 user IO pins through an ApisSys AR102 Rear Transition Module or an ANSI/VITA 46.10 compliant custom RTM board.The microcontroller firmware includes all necessary features for board monitoring and supervision, including FPGA fi rmware downloads through Ethernet or USB.

Firmware

The AV112 comes with a firmware package which includes VHDL cores allowing control and communication with all AV112 hardware resources.A base design is provided which demonstrates the use of the AV112 and gives users an starting point for firmware development. The AV112 firmware package is supported on the Xilinx VIVADO® 2012.4 design suite and later.

Software

The AV112 is delivered with control software for Windows 7 and Linux.

Ruggedization

The AV112 is delivered in air-cooled and conduction cooled standard or rugged versions for use in severe environmental conditions.

Standard VITA 47 supported ruggedization levels are EAC4, EAC6, ECC3 and ECC4.

AV112 - Architecture

QSFP cage and connector

Compliant with QSFP standard
38-contact QSFP connector

Reference Clock

62.5 MHz, supported protocols:
GigE
75 MHz, supported protocols: :
SATA 1.5 Gbps
100 MHz, supported protocols:
PCIe gen 1
106.25 MHz, supported protocols:
Serial FPDP, 1 and 2 Gbps
Fibre Channel 1 and 2 Gbps
125 MHz, supported protocols:
PCIe gen 1
GigE
Aurora 1.25 and 2.5 Gbps
150 MHz, supported protocols:
SATA 1.5 and 3 Gbps
156.25 MHz, supported protocols:
XAUI 3.125 Gbps
SRIO 3.125 Gbps
Aurora 3.125 Gbps
159.375 MHz, supported protocols:
Fibre Channel 10 Gbps
200 MHz, supported protocols:
PCIe gen 2
250 MHz, supported protocols:
PCIe gen 2
312.25 MHz, supported protocols:
Aurora 5 and 6.25 Gbps
625 MHz, supported protocols:
10 GigE

FPGA

FPGA: Xilinx Virtex 7
XC7VX690T-2FFG1930 or
XC7VX980T-1FFG1930

Memory

2 banks 256M64 DDR3 SDRAM, 667 MHz clock (500MHz for 980T version)
One 1 Gbit NOR FLASH memor

VPX interface

P1:
Data plane: two fat pipes
Expansion plane: one fat pipe
Control plane: 2 ultra-thin pipes
2 user-defi ned ultra-thin pipes
P2:
USB2.0 and 10/100 Ethernet
28 LVDS differential pairs

Software support

Software Drivers:
Windows 7
Linux
Application example:
Windows and Linux

Firmware support

VHDL cores for all hardware resources
Base design
Supported by Xilinx VIVADO 2012.4 and later

Ruggedization

As per VITA 47:
Air cooled : EAC4 and EAC6
Conduction cooled : ECC3 and ECC4
Part Number
AV112-rr-a
Ruggedization level

Air Standard

Air Rugged

Conduction Standard

Conduction Rugged

-

-

-

-

-

-

-

-

-

-

-

-

-

-

-

-

AS

AR

CS

CR

-

-

-

-

-

-

-

-

Options 1

FPGA Virtex 7 VX980T-2

FPGA Virtex 7 VX690T-2

-

-

-

-

-

-

-

-

-

-

-

-

1

2

 Air flow, Standard
AS (VITA 47 EAC4)*
Air flow, Rugged
AR (VITA 47 EAC6)*
Conduction Standard
CS (VITA 47 ECC3)*
Conduction Rugged
CR (VITA47 ECC4)*
Operating
Temperature
0°C to +55°C (1)
(8 CFM airfl ow at sea level)
-40 to +70ºC (1)
(8 CFM airfl ow at sea level)
-40°C to +70°C
(Card Edge)
-40°C to +85°C
(Card Edge)
Non Operating Temperature-40°C to +85°C-50°C to +100°C-50°C to +100°C-55°C to +105°C
Operating
Vibration
(Random)
5Hz - 100Hz +3 dB/octave
100Hz-1kHz = 0.04 g2/Hz
1kHz - 2kHz -6 dB/octave
5Hz - 100Hz +3 dB/octave
100Hz - 1kHz = 0.04 g2/Hz
1kHz - 2kHz -6 dB/octave
5Hz - 100Hz +3 dB/octave
100Hz - 1kHz = 0.1 g2/Hz
1kHz - 2kHz -6 dB/octave
5Hz - 100Hz +3 dB/octave
100Hz - 1kHz = 0.1 g2/Hz
1kHz - 2kHz -6 dB/octave
Operating Shock20g, 11 millisecond, half-sine20g, 11 millisecond, half-sine40g, 11 millisecond, half-sine40g, 11 millisecond, half-sine
Operating
Relative Humidity
0% to 95%
non-condensing
0% to 95%
non-condensing
0% to 95%
non-condensing
0% to 95%
non-condensing
Operating
Altitude
@ 0 to 10,000 ft
with adequate airflow
@ 0 to 30,000 ft
with adequate airflow
@ 0 to 30,000 ft@ 0 to 60,000 ft
Conformal CoatingNoOptional (default acrylic AVR80)Yes (default acrylic AVR80)Yes (default acrylic AVR80)

*Reference to ANSI-VITA standard VITA 47 (r2) for the listed parameters only. Temperature cycling or other not listed VITA 47 requirements on demand

Request for more details about AV112

Please complete the form below:

High quality
State of the art
Reliable
Performance
Time to market
Cost
High quality
State of the art
Reliable
Performance
Time to market
Cost